Millions of books in English, Spanish and other languages. Free UK delivery 

menu

0
  • argentina
  • chile
  • colombia
  • españa
  • méxico
  • perú
  • estados unidos
  • internacional
portada Digital Timing Macromodeling for VLSI Design Verification
Type
Physical Book
Publisher
Language
Inglés
Pages
265
Format
Paperback
Dimensions
23.4 x 15.6 x 1.6 cm
Weight
0.41 kg.
ISBN13
9781461359821

Digital Timing Macromodeling for VLSI Design Verification

David V. Overhauser (Author) · Jeong-Taek Kong (Author) · Springer · Paperback

Digital Timing Macromodeling for VLSI Design Verification - Kong, Jeong-Taek ; Overhauser, David V.

New Book

£ 174.24

  • Condition: New
Origin: U.S.A. (Import costs included in the price)
It will be shipped from our warehouse between Monday, August 12 and Monday, August 19.
You will receive it anywhere in United Kingdom between 1 and 3 business days after shipment.

Synopsis "Digital Timing Macromodeling for VLSI Design Verification"

Digital Timing Macromodeling for VLSI Design Verification first of all provides an extensive history of the development of simulation techniques. It presents detailed discussion of the various techniques implemented in circuit, timing, fast-timing, switch-level timing, switch-level, and gate-level simulation. It also discusses mixed-mode simulation and interconnection analysis methods. The review in Chapter 2 gives an understanding of the advantages and disadvantages of the many techniques applied in modern digital macromodels. The book also presents a wide variety of techniques for performing nonlinear macromodeling of digital MOS subcircuits which address a large number of shortcomings in existing digital MOS macromodels. Specifically, the techniques address the device model detail, transistor coupling capacitance, effective channel length modulation, series transistor reduction, effective transconductance, input terminal dependence, gate parasitic capacitance, the body effect, the impact of parasitic RC-interconnects, and the effect of transmission gates. The techniques address major sources of errors in existing macromodeling techniques, which must be addressed if macromodeling is to be accepted in commercial CAD tools by chip designers. The techniques presented in Chapters 4-6 can be implemented in other macromodels, and are demonstrated using the macromodel presented in Chapter 3. The new techniques are validated over an extremely wide range of operating conditions: much wider than has been presented for previous macromodels, thus demonstrating the wide range of applicability of these techniques.

Customers reviews

More customer reviews
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)

Frequently Asked Questions about the Book

All books in our catalog are Original.
The book is written in English.
The binding of this edition is Paperback.

Questions and Answers about the Book

Do you have a question about the book? Login to be able to add your own question.

Opinions about Bookdelivery

More customer reviews